

Instruction Set Architecture (ISA) - Part III

Vikram Padman

Agenda

Reading List

CI............

Activity

#### Instruction Set Architecture (ISA) - Part III

CS6133 - Computer Architecture I

Vikram Padman

NYU Polytechnic School of Engineering

vikram@poly.edu



#### Agenda

#### Agenda

- Introduction Part I
- Classifying ISA Part I, II, III and IV
  - Operations in the instruction set Part III
  - Instruction for control flow Part III
- Activity



#### Reading List

Instruction Se Architecture (ISA) - Part III

> Vikran Padma

Agenda

Reading List

. . . .

- "Computer Architecture A Quantitative Approach" -Appendix A in Fifth Edition or Appendix B in Fourth Edition
- "Computer Organization and Design" Chapter 2 in Fourth Edition or Third Edition
- "Digital Design and Computer Architecture" Chapter 6



#### Operations in the Instruction Set

Instruction Set Architecture (ISA) - Part III

> Vikram Padmar

Agenda

Reading List

Operations

Operations Control flow

Activity

CPU Instructions could be categorized into the following five categories:

- Computational
  - Arithmetic
  - 2 Logical
  - Compare
  - Bit manipulation
- Data transfer
- Control
- System
- Specialized or Application Specific



## Operations in the Instruction Set Computational Instructions

Instruction Set Architecture (ISA) - Part III

> Vikran Padma

Agenda

Reading List
Classification
Operations

Activit

**Computational instructions** are the fundamental instructions used to perform operation on data. Most, if not all, CPUs supports computational instructions.

- Arithmetic Perform calculation such as add, subtract, multiply, divide. Most modern CPUs have hardware support to perform calculation on floating point and decimal numbers.
- 2 Logical Perform logical operation such as and, xor, or, not on data
- 3 Compare Are instructions used to compare result of an arithmetic operation or contents of two register and set or unset a destination register. Example are Set equal (seq), Set Greater (sgt), Set Less than (slt), Set not equal (sne)
- Bit manipulation Used to shift or rotate the contents of a register right or left. Examples are: Shift left logical (sll), Shift right logical (srl), Rotate right (rol), Rotate right (ror)



### Operations in the Instruction Set

Instruction Set Architecture (ISA) - Part III

Vikram Padmai

Agenda

Reading List

Operations

Control flow

Activit

**Data Transfer Instructions** are used to copy data from CPU's internal registers to memory and vice-versa. Some CPU's support conditional data transfer instructions to only copy data when a specific condition is met. Examples of data transfer instructions are:

- Load lw r1, [8] Copies a word (32 bits) from memory location 8 into CPU register r1
- **Store** sw r1, [8] Copies a word (32 bits) from CPU register r1 into memory location 8
- **CMOVE** cmove [8],r2 is an x86 instruction that copies memory location 8 into r2 if the result of a previous compare instruction was 0.



# Operations in the Instruction Set Control Instructions

Instruction Set Architecture (ISA) - Part III

> Vikram Padmai

Agenda

Reading List
Classification
Operations

A madicular .

**Control instructions** are used to change the order of instructions that are being executed by the CPU. A control instruction could be conditional or unconditional. Examples of control instructions are:

- Jump j [8] unconditionally jump to memory location 8
- Jump and Link jal [8] unconditionally jump to memory location 8 and store the return address in register ra
- Branch b 8 unconditionally jump 8 instruction from the current position <sup>1</sup>
- **Branch and Link** bal 8 unconditionally jump 8 instruction from the current position and store the return address in register ra
- Branch on Zero bnez r1, 8 jump 8 instruction from the current position if r1=0



### Operations in the Instruction Set System Instructions

Instruction Set Architecture (ISA) - Part III

> Vikram Padma

Agenda

Reading List

Operations

Activit

**System Instructions** are privileged instruction that are used by a multi-tasking operating system to maintain the state of a system, control and isolate processes, manage I/O devices and virtual memory. Example of system Instructions are:

- **LGDT** Privileged x86 instruction used to load Global Descriptor Table(GDT).
- LLDT Privileged x86 instruction used to load Local Descriptor Table(LDT).

A descriptor table contains memory maps and associated privilege levels.



## Operations in the Instruction Set Specialized or Application Specific Instructions

Instruction Se Architecture (ISA) - Part III

> Vikram Padmai

Agenda

Reading List

Operations

Control flow

Activity

**Specialized or Application Specific Instructions** are used by scientific or graphics intensive applications. Many modern CPU's support many specialized instructions and execute them in a built-in co-processing modules. For example; MMX, SSE, 3Dnow are some popular extensions supported by x86 processor.



## Operations in the Instruction Set Top 10 x86 instructions

Instruction Se Architecture (ISA) - Part III

> Vikram Padmar

Agenda

Reading List

Classificatio

Operations Control flow

Activity

| Rank  | 80x86 instruction      | Integer average<br>(% total executed) |
|-------|------------------------|---------------------------------------|
| 1     | load                   | 22%                                   |
| 2     | conditional branch     | 20%                                   |
| 3     | compare                | 16%                                   |
| 4     | store                  | 12%                                   |
| 5     | add                    | 8%                                    |
| 6     | and                    | 6%                                    |
| 7     | sub                    | 5%                                    |
| 8     | move register-register | 4%                                    |
| 9     | call                   | 1%                                    |
| 10    | return                 | 1%                                    |
| Total |                        | 96%                                   |

From "Computer Architecture – A Quantitative Approach" page A-16



#### Instruction for Control Flow

Instruction Se Architecture (ISA) - Part III

> Vikram Padma

Agenda

Reading List

Operations

Activit

- Control Flow instruction are independent from the other types of operations presented in the previous section and could be categorized into:
  - Jumps Unconditionally goto an address or pc-relative address
  - 2 Conditional Branch Goto to an address or pc-relative address when some condition is met
  - Orocedure call/return Goto to an address while saving the current instructions location in some register.



## Instruction for Control Flow Evaluating Branch Conditions

Instruction Se Architecture (ISA) - Part III

> Vikram Padmai

Agenda

Reading List

Classification Operations

Activit<sup>e</sup>

#### There are essentially three popular way to evaluate a branch condition:

| Name                   | Examples                                 | How condition is tested                                                         | Advantages                                    | Disadvantages                                                                                                                           |
|------------------------|------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Condition<br>code (CC) | 80x86, ARM,<br>PowerPC,<br>SPARC, SuperH | Tests special bits set by<br>ALU operations, possibly<br>under program control. | Sometimes condition is set for free.          | CC is extra state. Condition codes constrain the ordering of instructions since they pass information from one instruction to a branch. |
| Condition<br>register  | Alpha, MIPS                              | Tests arbitrary register with the result of a comparison.                       | Simple.                                       | Uses up a register.                                                                                                                     |
| Compare<br>and branch  | PA-RISC, VAX                             | Compare is part of the branch. Often compare is limited to subset.              | One instruction rather than two for a branch. | May be too much work per instruction for pipelined execution.                                                                           |

From "Computer Architecture - A Quantitative Approach" page A-19



#### Week 5 - Activity 3

Instruction Set Architecture (ISA) - Part III

Vikram Padmai

Reading List

Activity

Examine chapter 2, chapter 4 (page 67 - 73) and Appendix A in MIPS R4000's User's Manual<sup>2</sup>, read Appendix J<sup>3</sup> and answer the following questions:

- List and describe system and procedure call/return instruction supported by R4000 CPU.
- We How does MIPS CPU protect jump or branch into privileged/kernel memory?
- Assume that R4000 does not have a floating point co-processor. Could a developer write an application that requires floating point data types? If yes, which instruction could she use and how?

http://groups.csail.mit.edu/cag/raw/documents/R4400\_Uman\_book\_Ed2.pdf